Anritsu HFE1103_Henkes 电路图.pdf

上传人:cc518 文档编号:199565 上传时间:2025-03-08 格式:PDF 页数:5 大小:360.10KB
下载 相关 举报
Anritsu HFE1103_Henkes 电路图.pdf_第1页
第1页 / 共5页
Anritsu HFE1103_Henkes 电路图.pdf_第2页
第2页 / 共5页
Anritsu HFE1103_Henkes 电路图.pdf_第3页
第3页 / 共5页
亲,该文档总共5页,到这儿已超出免费预览范围,如果喜欢就下载吧!
资源描述

《Anritsu HFE1103_Henkes 电路图.pdf》由会员分享,可在线阅读,更多相关《Anritsu HFE1103_Henkes 电路图.pdf(5页珍藏版)》请在收音机爱好者资料库上搜索。

1、54High Frequency Electronics High Frequency Products DIFFERENTIAL MEASUREMENTS Ordinary Vector Network Analyzers Get Differential Port Measurement Capability By Dale D. Henkes Applied Computational Sciences Y esterdays discrete RF circuits are rapidly becoming replaced with todays new RF integrated

2、circuits (RFICs). In these new RFICs, differential or bal- anced ports are a com- mon interface for transferring RF signal power into or out of the device, since balanced circuits can solve problems with grounding. The differential RF ports of these RFICs often need to be matched to the system imped

3、ance (typically 50 ohms), or some other balanced or unbalanced termination, for optimum perfor- mance or maximum power transfer. The vector network analyzer (VNA) is an ideal instrument for measuring the complex impedance of the RFIC port and the load with which it will be terminated. When both the

4、port and load impedances are accurately known then the matching network can be designed.However,many RF labs are equipped with a VNA that has only two unbal- anced ports. The unbalanced VNA cannot directly measure the IC port or its termina- tion if either one represents a balanced impedance. The VN

5、A with two unbalanced ports can be replaced with a new 4-port differential VNA, but this is an expensive solution costing tens of thousands of dollars. BALUNS are sometimes used as a low cost solution to inter- face a balanced circuit to the unbalanced port of a typical VNA instrument. This method h

6、as its drawbacks in time, effort and accuracy since the BALUN introduces errors as stray and parasitic impedances, and introduces issues of altered electrical length. A Software Solution LINC2 is a high performance, low cost (under US$500), RF and microwave circuit design and simulation program from

7、 Applied Computational Sciences. One of the unique features of LINC2s set of RF tools is its abili- ty to turn a set of S-parameter measurements taken with an ordinary VNA into differential impedance data. This eliminates the need for introducing measurement BALUNS into the circuit and does not requ

8、ire an expensive dif- ferential VNA instrument. Moreover, LINC2 includes tools that utilize the differential impedance data by synthesizing balanced-to- balanced or balanced-to-unbalanced matching networks based on the data. Figure 1 illustrates the test configuration for measuring a balanced impeda

9、nce with an unbalanced VNA. The differential port or bal- anced impedance to be measured has two nodes above ground potential. The procedure is to apply each unbalanced port from the VNA to one side of the balanced port or impedance. The VNA is then calibrated to the point of contact with the circui

10、t or the VNAs This article describes a software-based method for obtaining differential measurements using a two-port unbalanced vector network analyzer Figure 1 Test configuration for making bal- anced measurements with an unbalanced vector network analyzer. From November 2003 High Frequency Electr

11、onics Copyright 2003 Summit Technical Media, LLC RadioFans.CN 收音机爱 好者资料库 56High Frequency Electronics High Frequency Products DIFFERENTIAL MEASUREMENTS port extensions (or electrical delay feature) is used. Then, the full two-port S-parameter measurement is taken over the frequency range of interest

12、 (yielding four complex S parameters per frequency point). This data is then stored on floppy disk and transferred to a computer running the LINC2 program. LINC2 then transforms the VNAs S- parameter data into differential impedance data and dis- plays it in a number of different formats. The data c

13、an be displayed as a linear differential reflection coefficient, a differential return loss in dB or as a complex differential impedance with real and imaginary parts. Design ExampleIF SAW Filter Matching The receiver section of a CDMA cellular telephone, recently designed by the author, employed an

14、 IF SAW fil- ter that required at least one port (two terminals) to be operated in a balanced configuration.The source and load circuits that would connect to the SAW filter were ulti- mately single ended, so a matching BALUN needed to be designed for one side of the filter. It was decided that a ma

15、tching BALUN would provide the balanced load at the output side while the input side of the SAW filter would be matched with a single ended L match as shown in Figure 2. Note that the output BALUN (M2) we are talking about here is part of the circuit and not a measurement device. The following proce

16、dure was used to design the input and output matching networks, M1 and M2: Step 1Determine the input impedance: The input impedance of the SAW filter is determined by terminating the output terminals of the filter with the manufacturers specified load impedance and then mea- suring the single-ended

17、input impedance with a Vector Network Analyzer. The load impedance specified on the data sheet is only an approximation because it doesnt take into account the parasitic effects of the layout for the application circuit. However, any moderate amount of mismatch at the output will hardly be seen at t

18、he input because of the isolation provided by the filters 10 dB of insertion loss. The manufacturers data sheet for the CDMA SAW filter in Figure 2 calls for 200 ohms in par- allel with a 23 nH inductor.The nearest standard value of 22 nH was used for the load inductor while the input reflection coe

19、fficient (S11) was measured with a VNA as shown in Figure 3. The measured S11indicated an input impedance of 3.869 j34.752 ohms. Step 2Design the input match: Designing the matching network is easy with LINC2. Simply select the desired type of network from a list in the impedance matching tool and e

20、nter the source impedance (50 ohms), load impedance (3.869 j34.752 ohms) and the operating frequency (183.6 MHz). LINC2s “Network” menu contains various forms of lumped and distributed (transmission line) matching networks. The L network was chosen for this example. From the given impedance data, LI

21、NC2 computes all Figure 2 SAW filter example. Figure 4 Input matching network options.Figure 5 Final input match after tuning. Figure 3 Step 1: Input impedance measurement. RadioFans.CN 收音机爱 好者资料库 58High Frequency Electronics High Frequency Products DIFFERENTIAL MEASUREMENTS the possible matching ci

22、rcuits and their component val- ues. As shown in Figure 4, LINC2 automatically deter- mines which circuit topologies are capable of solving the matching problem and makes only those selectable. In this case the high-pass network with a series C (7.52 pF) and shunt L (24.3 nH) was chosen. The series

23、capacitor conveniently serves both as a matching element and as a coupling capacitor with DC blocking. Step 3Tune the input match: Figures 5 and 6 show the input match after tuning the physical prototype circuit on the bench. All measure- ments were made using an Agilent 8753ES VNA.The first cut of

24、the input circuit used a 10 pF capacitor in parallel with an 18 nH inductor to approximate the impedance of the 24.3 nH shunt inductor from Figure 4. Using an 8 pF capacitor for the 7.52 pF value suggested in Figure 4 resulted in an input impedance of 46 j17 ohms. The resulting input return loss was

25、 quite good at nearly 15 dB. However, increasing the series input capacitor to 9 pF improved the input match to 49.5 j1.3 ohms (Figure 6), yielding an input return loss greater than 37 dB at 183.6 MHz. This completes the design of the input circuit (M1 in Figure 2). The next step is to design the ou

26、tput match (M2 in Figure 2). The goal was to design a lumped element BALUN that would provide a good output match without using transformers. Step 4Measure the output impedance: In order to design the matching network, it is necessary to determine the differ- ential output impedance of the SAW filte

27、r. This impedance is measured by connecting each port of the VNA to one of the two output terminals of the SAW filter as shown in Figure 1 and taking the two-port S-parame- ters while the input is properly terminated.The S-param- eter file is then imported into LINC2 to produce the dis- play in Figu

28、re 7. LINC2 displays the single-ended impedance (from each pin to ground) below the Smith chart and the differential impedance (between the pins) to the left of the chart. The differential marker (Mkr3) at 183.6 MHz indicates a balanced output impedance of 2.84 j24.05 ohms. The equivalent output imp

29、edance in parallel format is 206.5 ohms in parallel with a 35.5 pF capacitor.This agrees close- ly with the SAW filters data sheet specification of the load impedance as 200 ohms in parallel with 23 nH (which cor- responds to an output impedance of 200 ohms in parallel with 32.67 pF). Ideally, a 22

30、nH inductor placed in shunt across the output terminals of the filter would resonate with the internal 35 pF capacitance and produce and output impedance of approximately 200 ohms resistive. However, any real inductor has loss which will effectively reduce the output impedance. Therefore, a more acc

31、urate measure- Figure 6 Smith chart display of the input match. Figure 7 Output impedance measure- ments, single-ended and differential. Figure 8 Output impedance with shunt inductor.Figure 9 Shunt inductor placed at output. RadioFans.CN 收音机爱 好者资料库 60High Frequency Electronics High Frequency Product

32、s DIFFERENTIAL MEASUREMENTS ment of the differential output impedance will be obtained by repeat- ing the measurement with the induc- tor present at the output. Figure 8 displays the results of retaking the S- parameter measurement with the 22 nH inductor in shunt with the output as shown in Figure

33、9.As expected, the output impedance with the inductor present dropped while the reactance was effectively cancelled. Differential marker 3 in Figure 8 indicates a bal- anced output impedance of 150 ohms with less than one ohm of reactance at 183.6 MHz. Step 5Design the output matching circuit: The d

34、ifferential output impedance of the SAW filter is 150.1 +j0.646 ohms. Selecting BALUN Match from the LINC2 network synthesis tool and entering 150 +j0 for the load impedance generated the lumped ele- ment circuit shown in Figure 10. Figure 10 indicates that an unbal- anced 50 ohm termination can be

35、matched to the SAW filters 150 ohm balanced output with two 75 nH inductors and two 10 pF capacitors in the configuration shown. The com- pleted filter circuit is shown in Figure 11. Step 6Tune the output match: Figure 12 shows the completed cir- cuit as built and tested. Shunt 1.5 pF capacitors acr

36、oss standard 68 nH chip inductors replaced the 75 nH values in Figure 11. Using a smaller stan- dard value inductor helped to com- pensate for parasitic capacitance in the physical inductors.The additional parallel capacitance (1.5 pF) provided a means to tune the circuit.After tun- ing, the best ou

37、tput return loss, pass- band and stop-band performance was achieved with the two 10 pF capaci- tors reduced slightly to 9.5 pF. The measured frequency response of the complete filter circuit is shown in Figure 13. Figure 14 shows the quality of the input and output match (measured impedance).The mea

38、sure- ments were taken with an Agilent 8753ES VNA.The network analyzers data was imported and displayed using the LINC2 program. The frequency response meets all specifications for insertion loss and out-of-band attenuation (rejection) listed in the filters data sheet. The input and output match to

39、50 ohms at the band center are 51.6 j2 and 49.7 +j0.58 ohms respectively. The input and output return loss remains better than 10 dB across the 1.2 MHz passband (183-184.2 MHz).This completes the CDMA IF filter design example. Figure 10 Balanced-to-unbal- anced matching network. Figure 11 Complete c

40、ircuit, as designed.Figure 12 Circuit after building and testing. Figure 13 Measured frequency response of the complete circuit. Figure 14 Measured input and out- put match. Summary Figure 15 depicts the danger of grounding one pin of a balanced port and attempting to measure the impedance from the

41、remaining pin to ground. The result is that only half of the balanced impedance is measured. Figure 16 shows the correct proce- dure as used in the CDMA filter design example above.If the unknown impedance is two 50 ohm center tapped resistors as shown, the first measurement (Figure 15) would yield

42、50 ohms, which is incorrect. The second measurement (Figure 16) extracts the two-port S-parameters and uses the LINC2 program to cal- culate and display the correct impedance, 100 ohms in this case. Also note that with active circuits (RFICs), grounding an output pin can alter the internal ground re

43、ference and change circuit behavior. Conclusion LINC2 is a high performance lin- ear RF and microwave simulation program with many value added fea- tures for automating design tasks, including circuit synthesis.This example showed how LINC2 can add differential port measurement capa- bility to an ex

44、isting vector network analyzer (with unbalanced ports) by post processing of the S-parameters. More information about LINC2 can be found on the companys web site. Applied Computational Sciences 1061 Dragt Place Escondido, CA 92029 . Figure 15 Grounding one pin of a balanced port is an incorrect way to measure the impedance. Figure 16 Using both pins is required to obtain an accurate measurement.

展开阅读全文
相关资源
猜你喜欢
相关搜索
资源标签

当前位置:首页 > 仪器仪表 > Anritsu

copyright@ 2008-2025 收音机爱好者资料库 版权所有
备案编号:鄂ICP备16009402-5号